Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Google • Bengaluru, Karnataka, India
Role & seniority: Senior Physical Design Verification Engineer (focus on ASIC physical design flows and signoff)
Stack/tools: ASIC physical design and verification; DRC/LVS/ERC/DFM; place-and-route tools (Fusion Compiler, Innovus); scripting (Python, Tcl, Perl); IP integration (memories, IOs, analog IPs); Padrings, Bumps, Redistribution Layer (RDL)
Own and perform physical verification steps (DRC, LVS, ERC, DFM) at block to full-chip levels; drive convergence
Define process flow and methodology for full-chip assembly and tapeout signoff; guide floorplanning and physical design teams
Perform technical evaluations of vendors, process nodes, and IP; contribute to methodologies and automation scripts
5 years in ASIC physical design flows with emphasis on physical verification convergence and tapeout signoff
Experience in ASIC physical design, physical design verification, and related methodologies
Proficiency with physical verification tools and scripting (Python, Tcl, or Perl)
Master’s degree in Electrical Engineering or related field
Experience with Padrings, Bumps, RDL, and IP integration
Experience with PnR tools (Fusion Compiler, Innovus) and physical convergence
Knowledge of semiconductor device physics and translator characteristics
Location & work type: Location not specified; work type not specified in provided details
Bachelor's degree in Electrical Engineering, a related field, or equivalent practical experience.
5 years of experience in ASIC physical design flows with emphasis on physical verification convergence and tapeout signoff.
Experience in ASIC physical design, physical design verification, and various methodologies.
Experience in physical verification tools, Python, Tcl, or Perl scripting.
Master's degree in Electrical Engineering, or a related field.
Experience in Padrings, Bumps, Redistribution Layer (RDL), and IP integration (e.g., memories, IOs, and analog IPs).
Experience in Place and Route (PnR) tools like Fusion Compiler or Innovus with physical convergence.
Knowledge of semiconductor device physics and translator characteristics.
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
As a Physical Design Verification Engineer, you will collaborate with physical design, circuits, technology, and package leads and drive the overall sign-off physical convergence for high-performance designs. You will also define the overall physical convergence methodology, plan out the timelines, and work closely with the block owners to achieve physical convergence through systematic fixes and minimal manual effort.
In this role, you will perform technical evaluations of Electronic Design Automation (EDA) tools, process nodes, and IPs and provide recommendations. You will participate in the development of exceptional technology in high-performance computing.
Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.