Cisco logo

ASIC Engineering Technical Leader G11 | RTL | STA | Floor Planning | Physical Design Verification | Node Exp | 12-17 years | 2008251

Cisco Ahmedabad, Gujarat, India

onsitefull-time
Posted Feb 11, 2026Apply by Mar 13, 2026

Role & seniority: Senior ASIC Physical Design Engineer (13+ years)

Stack / tools: Cadence Innovus; Synopsys ICC2; Synthesis DC/FC; Formality; Cadence LEC; Primetime-DMSA; Apache Redhawk; Synopsys ICV; Mentor Calibre; scripting: TCL, Shell, Perl (Python a plus)

Top 3 responsibilities

  • Lead RTL-to-GDSII flow for next-gen networking chips (floorplanning, place & route, timing closure, power integrity, verification; optimize performance and die size)

  • Develop and implement methodologies, automation, and best practices; drive STA setup, convergence, ECOs (Multi-Mode/Multi-Corner designs)

  • Collaborate with physical design, RTL, DFT, tool/flow owners, and EDA vendors; evaluate timing methodologies/tools across designs/nodes

Must-have skills

  • 13+ years in ASIC physical implementation (floor planning, clock/power distribution, global signal planning, I/O, hard IP integration)

  • Large-design experience (>100M gates) across sub-16/14/7/5/3nm nodes; power integrity analysis

  • Strong scripting: TCL, Shell, Perl (Python a plus)

  • Experience with timing/convergence, ECO flows, CTS strategies

Nice-to-haves

  • Experience with Cadence Innovus, Synopsys ICC2; synthesis (DC/FC); formal verification (Formality, LEC); Primetime-DMSA; power integrity tools (Redhawk); physical verification (ICV, Calibre)

Location & work type: Bangalore, India; on-site, full-time role

Full Description

Meet The Team

Our creative and talented Physical Design team in Bangalore, India. As a member of this team you will be involved in creating next generation state-of-the-art networking chips in advanced process node. You will drive the backend process through the entire RTL 2 GDS Implementation flow including hierarchical floor planning, place & route, timing closure, power integrity, static timing verification, physical verification and equivalence checks, with special focus on performance & die size optimization.

Your Impact

Analyzes current generation quality and efficiency gaps to identify proper incremental or evolutionary changes to the existing physical design related Tools, Flow and Methodology. Work closely with various teams such as physical design, RTL, DFT, tool/flow owners, and EDA vendors to improve physical design methodologies. Good understanding of different CTS strategies and providing the feedback to Implementation Team. As member of physical design team, drive methodologies and “best known methods” to streamline and automate physical design work. STA setup, convergence methodology, reviews and sign-off for Multi-Mode and Multi-corner designs. Good at Timing ECO Implementation strategy development/convergence. Should have an experience in enabling the Tweaker/Primetime based ECO flows. Work on Automation scripts within STA tools for Methodology development Excellent debugging skills in implementation issues and ability to produce creative solutions. Evaluate multiple timing methodologies/tools on different designs and technology nodes. Good scripting skills (TCL/SHELL/PERL/Python) is a MUST

Minimum Quaification

You are an ASIC engineer with 13+ years of related work experience with a broad mix of technologies including

All aspects of ASIC Physical implementation including Floor planning, Clock and Power distribution, global signal planning, I/O planning and hard IP integration. Hierarchical design implementation approach, Timing closure, physical convergence. Power Integrity Analysis Experience with large designs (>100M gates) utilizing state of the art sub 16/14/7/5/3nm technologies. Familiarity with various process related design issues including Design for Yield and Manufacturability, multi-Vt strategies.

Preffered Qualifications

Floor planning and P&R tools: Cadence Innovus & Synopsys ICC2

Synthesis Tools: Synopsys DC/FC

Formal Verification: Synopsys Formality and Cadence LEC

Static Timing verification: Primetime-DMSA

Power Integrity: Apache Redhawk Physical Design Verification Synopsys ICV, Mentor Calibre

Scripting: TCL, Perl is required; Python is a plus

Bachelor's or a Master’s Degree in Electrical or Computer Engineering required

Why Cisco?

At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.

Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.

We are Cisco, and our power starts with you.

ASIC EngineeringPhysical DesignRTLSTAFloor PlanningTiming ClosurePower IntegrityStatic Timing VerificationPhysical VerificationScriptingDebuggingAutomationMethodology DevelopmentDesign for YieldMulti-Vt StrategiesClock Distributionmulti-location

Cookies & analytics consent

We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.

Read how we use data in our Privacy Policy and Terms of Service.