Cisco logo

ASIC Design Verification Engineer

Cisco Karnataka, India

onsitefull-time
Posted Feb 21, 2026

Role & seniority

  • Senior ASIC Design Verification Engineer (7+ years)

Stack / tools

Hardware verification: UVM, SystemVerilog; block/cluster/top-level DV

  • Test bench development from scratch; constraint/coverpoint, structures, classes

  • RTL/netlist qualification; gate-level simulations

  • Emulation and verification hardware: Veloce, Palladium, Zebu, HAPS

  • Scripting (preferred): Perl, Python; formal verification (iev/vc) knowledge

Top 3 responsibilities

  • Architect and implement DV infrastructure for blocks, clusters, and top level; develop and maintain DV environments

  • Create and run test plans/tests for qualification across block to top levels, ensuring coverage

  • Lead ASIC bring-up, collaborate with designers/architects/software, support post-silicon verification and emulation testing

Must-have skills

  • 7+ years in ASIC design verification

  • Proficient in UVM/SystemVerilog; experience building test benches from scratch

  • Hands-on with SystemVerilog constraints, structures, classes; capable of RTL quality assessment via gate-level simulations

  • Experience verifying blocks, clusters, and top levels; track record of achieving verification coverage

Nice-to-haves

  • Perl or Python scripting

  • Data-path verification, performance testing

  • Experience with emulation/simulation platforms (Veloce, Palladium, Zebu, HAPS)

  • Formal verification (iev/vc formal)

  • Familiarity with PCIe, Ethernet, RDMA, TCP protocols

Location & work type

Location: not specified

Work type: not

Full Description

Meet the Team

  • The Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. We craft the networking hardware for Enterprises and Service Providers, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#CiscoSiliconOne) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground-breaking solutions by crafting, developing and testing some of the most sophisticated ASICs being developed in the industry. You will engage in dynamic collaboration with verification engineers, designers, and multi-functional teams, working together to ensure the successful verification of the ASIC throughout its lifecycle.

Your Impact

You will contribute to developing Cisco’s progressive data center by crafting industry-leading sophisticated chips, with full exposure to all aspects of our systems and applications, including silicon, hardware, software, telemetry, and security. Specific responsibilities include

  • Architect block, cluster and top-level DV environment infrastructure.
  • Develop DV infrastructure from scratch.
  • Maintain and improve existing DV environments.
  • Develop test plans and tests for qualifying design at block, cluster and higher-level environments with mix of constraint random and advised stimulus.
  • Ensure complete verification coverage through implementation and review of code and functional coverage.
  • Ensure RTL quality with qualifying the design with Gate Level Simulations on netlist.
  • Collaborate closely with designers, architects, and software teams to address and debug issues during post-silicon bring-up, ensuring seamless integration and efficient performance.
  • Support testing of design in emulation.
  • Lead all aspects of and manage the ASIC bring-up process.

Minimum Qualification

  • Bachelor’s Degree or equivalent experience in EE, CE, or other related field.
  • 7+ years of related ASIC design verification experience.
  • Proficient in ASIC verification using UVM/System Verilog.
  • Proficient in verifying sophisticated blocks, clusters and top level for ASIC.
  • Experience building test benches from scratch, hands on experience with System Verilog constraints, structures and classes.

Preferred Qualifications

  • Scripting experience with Perl and/or Python.
  • Experience with data path verification, performance tests
  • Experience with Veloce/Palladium/Zebu/HAPS.
  • Formal verification (iev/vc formal) knowledge.
  • Demonstrated ability on one or more protocols (PCIe, Ethernet, RDMA, TCP).
  • Why Cisco?
  • At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
  • Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
  • We are Cisco, and our power starts with you.
ASIC Design VerificationUVMSystem VerilogDV Environment InfrastructureTest PlansConstraint RandomFunctional CoverageGate Level SimulationsRTL QualityPost-Silicon Bring-upEmulation TestingPerlPythonData Path VerificationPCIeEthernet

Cookies & analytics consent

We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.

Read how we use data in our Privacy Policy and Terms of Service.