New College Grad - Verification Enablement, Test Structure Design and Layout
Micron Technology • Tlaquepaque, Jalisco, Mexico
Role & seniority: Senior/Architect level verification engineer for scribe design; focus on verification flows and methodologies.
Stack/tools: Calibre SVRF/TVF; SKILL; Perl; Python; Bash; C-shell; spice simulators (HSPICE, Finesim); schematic entry; netlist extraction; post-layout verification; LVS/DRC/PEX; Calibre; Confluence/SharePoint; ML basics.
Top 3 responsibilities
-
Architect, develop and coordinate verification flows, methodologies, and automation for scribe design-specific simulations and physical verification.
-
Collaborate with Process Integration, CAD, and PDK teams to resolve physical verification rule deck issues.
-
Implement automation scripts across Calibre SVRF/TVF, SKILL, Python, Bash, and C-shell to streamline IC design flows.
Must-have skills
-
Master’s or higher in Electrical/Electronics Engineering or related field.
-
Relevant IC design flow development experience; memory/mixed-signal design and layout familiarity.
-
Strong understanding of front-end and back-end analog/mixed-signal design flows; experience with SPICE (HSPICE, Finesim); hands-on schematic/netlist extraction and post-layout verification.
-
Proficiency in automation using SKILL/Python/Bash/C-shell; cross-functional, multi-site collaboration.
Nice-to-haves
-
Knowledge of LVS/DRC/PEX rule deck coding using Calibre SVRF/TVF.
-
Exposure to machine learning methods applicable to EDA.
-
Experience maintaining intranet portals (Confluence, SharePoint); multi-time-
Full Description
Responsibilities will include, but are not limited to: Architect, develop and coordinate verification flows/methodologies/automation solutions for scribe design specific simulation and physical verification methodologies. Collaborate with Process Integration, CAD and PDK teams to resolve physical verification rule deck issues. Implement automation scripts in Calibre SVRF/TVF, SKILL, Perl, Python, Bash and C-shell. Master's or higher degree in Electrical/Electronics Engineering or related field. Relevant experience in the fields of IC design flow development, Memory/Mixed-Signal Design and Layout. Understanding front-end, back-end analog and mixed signal design flows and methodologies is a must. Knowledge of spice simulators such as HSPICE and Finesim. Hands on experience with schematic entry, netlist extraction, and post layout verification. Familiarity with semiconductor electrical fundamentals and device physics. Capable of working in a cross-functional and multi-site team environment spanning multiple time zones. Experience in automation of IC design flows using SKILL, Perl, Python, Bash, C-Shell coding. Understanding of physical verification flows like LVS, DRC, PEX rule deck coding using Calibre SVRF/TVF is a plus. Knowledge in the area of machine learning algorithms and methodologies. Experience in maintaining intranet portals such as confluence and SharePoint. "The specified role does not encompass the following responsibilities: Finalization of sales agreements or the execution of sales contracts is prohibited. The role also does not carry the authority to make definitive decisions regarding contracts, be it their conclusion or termination. Furthermore, the role is not designed to involve participation in pricing negotiations or the authorization of contracts. These activities fall beyond the permissible duties of the position." We are an industry leader in innovative memory and storage solutions transforming how the world uses information to enrich life for all. Every day, the innovations that our people create fuel the data economy, enabling advances in artificial intelligence and 5G applications that unleash opportunities — from the data center to the intelligent edge and across the client and mobile user experience. AI alert: Candidates are encouraged to use AI tools to enhance their resume and/or application materials. However, all information provided must be accurate and reflect the candidate's true skills and experiences. Misuse of AI to fabricate or misrepresent qualifications will result in immediate disqualification.