Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Google • Sunnyvale, California, United States
Salary: $132,000 - $189,000 / year
Role & seniority: Senior ASIC Design Verification Engineer specializing in AI/ML hardware acceleration (TPU focus).
SystemVerilog / Verilog
UVM-based constrained-random verification
Formal verification (SVA, formal tools)
Scripting (Python or Perl)
Plan and drive verification for complex digital blocks, aligning with design engineers to define key scenarios.
Create/enhance constrained-random verification environments and/or formal verification coverage.
Define and close coverage measures; debug tests with design engineers to ensure functional correctness and progress toward tape-out.
Bachelor’s degree in Electrical/Computer Engineering, Computer Science, or related field (or equivalent experience)
4+ years in design verification; strong SystemVerilog/Verilog experience
Experience with constrained-random verification (UVM) or formal verification approaches
Ability to understand design specs, debug effectively, and drive verification planning
Master’s or PhD in EE/CE/CS with emphasis on computer architecture
6+ years in silicon design verification; end-to-end lifecycle experience
Tool/flow optimization, efficiency improvements
Strong problem-solving and communication skills
Python/Perl scripting proficiency
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
4 years of experience with design verification.
Experience with SystemVerilog/Verilog.
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
6 years of experience with silicon design verification.
Experience contributing across the entire design and verification life cycle.
Experience optimizing tools, flows, and methodologies to improve efficiency.
Experience with scripting languages (e.g., Python or Perl).
Excellent problem-solving and communication skills.
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
As an ASIC Design Verification Engineer, you will use design and verification expertise to verify complex digital designs. You will collaborate closely with design and verification engineers in active projects and perform direct verification. Using SystemVerilog coding and problem-solving skills, you will build efficient and effective constrained-random verification environments that exercise designs through their corner-cases and expose all types of bugs. You will be responsible for the full lifecycle of verification, from verification planning to test execution, to collecting and closing coverage.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving team behind Google's groundbreaking innovations, empowering the development of our AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
The US base salary range for this full-time position is $132,000-$189,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more
about benefits at Google [https: //careers.google.com/benefits/].
Plan the verification of complex digital design blocks by fully understanding the design specification and interacting with design engineers to identify important verification scenarios.
Create and enhance constrained-random verification environments using SystemVerilog and UVM, or formally verify designs with SVA and industry leading formal tools.
Identify and write all types of coverage measures for stimulus and corner-cases.
Debug tests with design engineers to deliver functionally correct design blocks.
Close coverage measures to identify verification holes and to show progress towards tape-out.