C

Digital Design & Verification Engineer (Contractor)

Claros Torrance, California, United States

hybrid

Salary: $80 - $100 / hour

Posted Feb 3, 2026

Role & seniority: Digital Design & Verification Engineer - Power Management ICs, Senior (T3); Contract role with potential full-time opportunity

Stack/tools: Verilog/SystemVerilog; ASIC design flow (RTL, synthesis, timing closure, verification); Cadence tools (Genus, Innovus, Conformal), Xcelium/Questa, Vivado/Xilinx for FPGA prototyping; Python/TCL/Perl for automation; Git; lab/test equipment

Top 3 responsibilities

  • Design and implement digital blocks for PMICs (RTL) and perform pre-silicon simulation/verification

  • Support tape-out activities (synthesis, static timing analysis, signoff) and post-silicon FPGA-based validation

  • Interface digital control logic with analog/mixed-signal blocks; develop regression/test automation; collaborate across cross-functional teams

Must-have skills

  • B.S. or M.S. in EE/CE or related field

  • SystemVerilog RTL coding and SystemVerilog testbenches; functional verification techniques

  • Experience with digital simulation tools (Xcelium/Questa/Vivado), FPGA prototyping (Xilinx), and ASIC flows (RTL -> synthesis -> timing)

  • Hardware lab debugging (oscilloscopes, logic analyzers); scripting (Python/TCL/Perl); Git; strong problem-solving and communication

Nice-to-haves

  • Post-silicon PMIC/mixed-signal validation experience

  • Familiarity with Cadence digital flow tools (Genus, Innovus, Conformal)

  • Digital control systems for power regulation/monitoring; hardware/software co-design and test automation

  • Location &

Full Description

Claros is a power management solutions company that is innovating at the intersection of power and compute to make AI more sustainable and widely available. By driving down the cost and complexity of power delivery and leveraging innovative hardware and software, the company seeks to decrease energy consumption, optimize power delivery, increase compute performance, and maximize the efficiency of AI operations. Digital Design & Verification Engineer - Power Management ICs

Job Type: Contract 3-6 months, potential opportunity to join fulltime

Location: Torrance, CA - Hybrid

Department: Digital ASIC/FPGA Design

Experience Level: Senior (T3)

Competitive hourly rate: $80-$100 per hour About Claros Claros innovates at the intersection of power and compute. We build advanced semiconductor power management solutions that improve AI compute capacity, efficiency and reliability. Claros is an early-stage startup company located in Torrance, CA. Work on cutting-edge PMICs enabling efficient power solutions for next-gen systems Collaborate with industry veterans in digital, analog, and mixed-signal design Opportunity to grow in both digital verification and power management domains Supportive, innovative environment with technical mentorship and growth potential About The Team We are open-minded, fast paced, problem solvers that value open dialogue and candor. Our passion is to challenge the status-quo and we embrace transformational thinking. Our response is never “no, but….” instead “yes, if….”. We are mindful of our personal and organizational blinders and try to build an environment where our team members are At Their Best. About The Role We are seeking a motivated and detail-oriented Design & Verification Engineer to join our team in the development of digitally controlled power management integrated circuits (PMICs). The ideal candidate will have a strong foundation in ASIC design methodologies, with hands-on experience in timing closure, design optimization, and functional verification. This role spans the full lifecycle of PMIC digital design from RTL development and simulation through post-silicon validation using FPGA platforms. What You Will Do Design and implement digital blocks within PMICs using Verilog/SystemVerilog and standard ASIC design flows. Participate in pre-silicon simulation and verification using Cadence tools and standard cell libraries. Support ASIC tape-out activities, including synthesis, static timing analysis, and design signoff. After silicon returns from the foundry, focus on developing FPGA-based test builds (using Xilinx tools) to validate and characterize fabricated PMIC silicon. Interface and integrate digital control logic with analog/mixed-signal blocks commonly found in power management applications. Write and maintain automation scripts for regression testing, build flows, and hardware validation. Collaborate with cross-functional teams including analog designers, layout, validation, and test engineers to ensure robust and reliable PMIC design. What You Bring

B. S. or M.S. in Electrical Engineering, Computer Engineering, or a related field.

  • Experience with RTL coding using SystemVerilog
  • Experience developing SystemVerilog testbenches with targeted and/or constrained-random test cases for functional verification.
  • Familiarity & experience in leveraging simulation and verification features
  • Assertions, Linting, Threading
  • Metric Driven Verification (Code, Conditional Branch, Toggle, FSM Branch, Functional, etc.)

Experience debugging hardware in a lab environment using benchtop equipment: oscilloscopes, waveform generators, power supplies, logic analyzers Solid understanding of ASIC design flows including RTL design, synthesis, timing closure, and verification. Experience with digital simulation tools (e.g., Xcelium, Questa, Vivado Simulator). Experience with FPGA development using Xilinx tools (Vivado, ISE) for prototyping and silicon validation. Proficient in scripting (Python, TCL, Perl) for automation and test. Strong digital design fundamentals and hardware debugging skills. Proficient with versioning software (Git) Excellent analytical and debugging skills Effective communication and documentation habits Proactive, detail-oriented, and committed to high-quality work Comfortable working in cross-functional teams and fast-paced environments What Is Helpful Experience with post-silicon validation and debug of PMICs or mixed-signal ICs. Familiarity with standard cell libraries and digital integration in mixed-signal environments. Knowledge of digital control systems for power regulation, sequencing, or monitoring. Familiarity with Cadence digital implementation tools (Genus, Innovus, Conformal). Experience in hardware/software co-design and test automation.

RTL DevelopmentFunctional VerificationTiming ClosureDesign OptimizationPost-Silicon ValidationFPGA PlatformsVerilogSystemVerilogASIC Design FlowsStatic Timing AnalysisXilinx ToolsAutomation ScriptsHardware DebuggingCross-functional CollaborationPMIC DevelopmentConstrained-Random Test Casesmulti-location

Cookies & analytics consent

We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.

Read how we use data in our Privacy Policy and Terms of Service.