Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Amazon • Bengaluru, Karnataka, India
Role & seniority: Senior Design Verification Engineer with 10+ years in semiconductor ASIC DV; end-to-end ownership of major SoC blocks.
Verification: SystemVerilog, UVM, test benches
Platforms: FPGA, emulator, simulation and emulation environments
Languages: Python or Perl for automation; C; SV/UVM
Methodologies: UPF low-power verification; RTL TB debugging; formal verification; transaction-level modeling
Misc: AMBA protocols; Baremetal environments; DV automation scripts
Architect and implement verification environments for complex functional blocks; create comprehensive test plans
Drive RTL and TB debugging, coverage generation, and review of test plans/coverage; contribute across simulation and emulation platforms
Develop automation, infrastructure for system-level performance analysis, and UPF-based low-power verification
10+ years of practical ASIC DV experience; ownership of end-to-end DV for major SOC blocks
Experience with multiple verification levels and platforms (IP to SoC to system testing)
Proficiency in SystemVerilog, UVM, test bench development; strong scripting (Python or Perl)
RTL development environments; object-oriented design; ability to create verification infrastructure
Experience with test plans, coverage metrics, and debug of complex blocks
Master’s/PhD in Electrical Engineering or related field
ARM/DSP ISAs,
Description
As a Senior Design Verification Engineer, you will contribute to exploring innovative hardware designs to enhance our devices. You will define verification methodology and implement test plans for advanced functional blocks while collaborating with cross-functional teams to develop world-class hardware devices. You will participate in the bringup of such blocks on Simulation and Emulation platforms.
Role
Architect and implement verification environments for complex functional blocks Create and enhance verification environments using SystemVerilog and UVM Develop comprehensive test plans through collaboration with design engineers, SW and architects Implement coverage measures for stimulus and corner-case scenarios Participate in test plan and coverage reviews Drive complex RTL and TB debugs Drive UPF based low power verification Contribute to verification activities across simulation and emulation platforms Work on creating the automation scripts to support DV methodologies Create infrastructure to performs system level performance analysis
Basic Qualifications
Bachelor's degree in Electrical Engineering or a related field Knowledge of hardware platforms Experience verifying at multiple levels of logic from IP blocks to SoCs to full system testing
Experience using multiple verification platforms: UVM test bench, FPGA, emulator, software environments, and system testing Experience with test plan development, building the necessary test bench infrastructure, developing tests and verifying the design Experience with industry standard tools and scripting languages (Python or Perl) for automation Experience in object-oriented design skills 10+ years or more of practical semiconductor ASIC experience including owning end to end DV of major SOC blocks Experience with RTL development environments
Preferred Qualifications
Master's degree or Ph.D. degree in Electrical Engineering or related field Experience with ARM and various DSP ISAs Experience in system-level debugging Knowledge of SoC architecture Experience communicating technical details verbally and in writing Experience with transaction level modeling Strong programming skills in SV, UVM and C Knowledge of AMBA bus protocols Experience with formal verification methods Experience with Low power verification methods Experience with Baremetal processor environments Familiarity with industry standard I/O interfaces FPGA and emulation platform knowledge
Our inclusive culture empowers Amazonians to deliver the best results for our customers. If you have a disability and need a workplace accommodation or adjustment during the application and hiring process, including support for the interview or onboarding process, please visit for more information. If the country/region you’re applying in isn’t listed, please contact your Recruiting Partner.
Company - ADCI - BLR 14 SEZ
Job ID: A3188806