Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Altera • San Jose, California, United States
Salary: $221,500 - $326,300 / year
Role & seniority: Senior Principal Engineer, Design Verification
Stack / tools: PCIe Gen1–Gen6; host interfaces; high-performance DMA; datapath accelerators; fabric interconnects; SystemVerilog, Verilog, UVM, OOP; testbench development; pre-/post-silicon validation
Lead verification of complex IPs/subsystems (PCIe Gen5/Gen6 controllers, host interfaces, DMA engines, datapaths)
Architect and implement scalable UVM-based verification environments; define and execute comprehensive test plans with full coverage; ensure verification closure
Collaborate across architecture, design, and post-silicon teams; drive methodology/infrastructure improvements and accelerate cycle times; provide technical leadership and mentorship
20+ years in ASIC/SoC design verification
Expertise in PCIe (Gen1–Gen6), host interfaces, and complex SoC subsystems
20+ years SystemVerilog/Verilog, UVM, OOP, testbench development
Track record delivering production-quality silicon for networking/HPC; 20+ years debugging pre-/post-silicon issues
10+ years leadership experience across multiple sites
Experience with DPUs, SmartNICs, HPC architectures
Familiarity with encryption engines, CRC units, ARM interconnects, fabric switches
Cross-functional alignment under aggressive schedules; patents in I/O, debug, or system performance
Location & work type: San Jose, California, United States; Regular/full-time
Job Details: Job Description: About Altera Altera is a leading FPGA (Field-Programmable Gate Array) company that delivers programmable hardware, software, and development tools to drive innovation from cloud to edge. With over four decades of experience in programmable logic, our broad portfolio includes FPGAs, CPLDs, IP, SmartNICs, IPUs, and System on Modules—supported by industry-leading tools like the Quartus development suite. Recently re-established as an independent business (with Intel retaining a minority interest), Altera is focused on accelerating programmable compute in AI, networking, communications, industrial, automotive, aerospace/military, and edge-computing domains. Our mission is to provide leadership programmable solutions that are easy to design and deploy, and our vision is to pioneer innovation that unlocks extraordinary possibilities. About the Role We are seeking a highly experienced Senior Principal Engineer, Design Verification to lead the verification of cutting-edge data center and networking silicon solutions. The successful candidate will bring deep technical expertise in PCIe (Gen1–6), host interface subsystems, and high-performance verification methodologies to ensure first-pass silicon success across DPUs, SmartNICs, and HPC platforms. In this role, you will architect scalable verification environments, drive test plans from concept to execution, and provide technical leadership across global teams. You will collaborate closely with architecture, design, and post-silicon validation teams to deliver industry-leading hardware solutions. Key Responsibilities: Lead verification of complex IPs and subsystems, including PCIe Gen5/Gen6 controllers, host interfaces, high-performance DMA engines, datapath accelerators, and fabric interconnects. Architect and implement UVM-based scalable verification environments for next-generation data center hardware. Define and execute comprehensive test plans, ensuring functional coverage and verification closure. Collaborate with design and post-silicon engineering teams to debug and resolve issues across pre-silicon and post-silicon environments. Drive methodology and infrastructure improvements to accelerate coverage closure and reduce verification cycle times by 50% or more. Provide technical leadership and mentorship to junior engineers, and coordinate across global verification teams. Partner with architects to review specifications and contribute to innovative debug features and system performance enhancements. Deliver high-quality, first-pass silicon for data center, HPC, and networking products. Leadership & Influence: Serve as a strategic technical leader influencing verification strategy across multiple programs. Champion best practices in methodology, automation, and infrastructure, driving adoption across engineering teams. Act as a thought leader in PCIe and high-performance SoC verification, representing the company at technical forums, conferences, and standards committees when required. Drive cross-functional alignment across architecture, design, and validation to accelerate product delivery. Mentor, coach, and inspire the next generation of verification leaders, building a pipeline of technical expertise across the organization. Salary Range: The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance. $221.5K - $326.3K USD We use artificial intelligence to screen, assess, or select applicants for the position. Applicants must be eligible for any required U.S. export authorizations. Qualifications: Minimum Qualifications Bachelor’s degree in Computer Engineering, Electrical Engineering, or related field. 20+ years of experience in ASIC/SoC design verification. Expertise in PCIe (Gen1-6) protocols, host interfaces, and complex SoC subsystems. 20+ years of experience in SystemVerilog, Verilog, UVM, OOP, and testbench development. Track record of delivering production-quality silicon in advanced networking and HPC applications. 20+ years of experience in debugging pre-silicon and post-silicon issues. 10+ years of experience in a leadership role, with the ability to guide teams of engineers across multiple sites. Preferred Qualifications Master’s degree in Electrical/Computer Engineering or related field. Experience with DPUs, SmartNICs, and high-performance computing (HPC) architectures. Familiarity with encryption engines, checksum/CRC units, ARM interconnects, and fabric switches. Demonstrated success in driving cross-functional alignment under aggressive schedules. Holder of multiple U.S. patents in I/O, debug, or system performance (or equivalent technical innovations). Job Type: Regular Shift: Shift 1 (United States of America) Primary Location: San Jose, California, United States Additional Locations: Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance. About Altera Altera: Accelerating Innovators Altera provides leadership programmable solutions that are easy-to-use and deploy in applications from cloud to edge, offering limitless AI possibilities. Our end-to-end broad portfolio of products including FPGAs, CPLDs, Intellectual Property, development tools, System on Modules, SmartNICs and IPUs provide the flexibility to accelerate innovation. Altera is helping to shape the future through pioneering innovation that unlocks extraordinary possibilities for everyone on the planet. Don't see the dream job you are looking for? Click "Get Started" below to drop off your contact information and resume and we will reach out to you if we find the perfect fit.