Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Meta • Austin, Texas, United States
Role & seniority: ASIC Design Verification Engineer (senior level, 8+ years in verification)
Stack/tools: SystemVerilog/UVM (and/or OVM), C/C++, SV Assertions, Formal, Emulation; EDA tools; scripting (Python, TCL, Perl, Shell)
Define/execute IP/SoC verification plans; build testbenches for IP/sub-system/SoC verification
Develop functional tests; drive verification closure with metrics (test plans, coverage)
Debug, root-cause, and resolve functional failures; collaborate with Design, Emulation, Silicon validation, and software teams; continuously improve DV methodologies
8+ years in SystemVerilog/UVM-based verification; IP/sub-system/SoC verification
Experience with SV Assertions, Formal, Emulation; testbench development and full DV lifecycle
Proficiency with scripting and toolchains to build verification flows; DV infrastructure design and execution
2+ years in SoC-level work for CPU/GPU/AI accelerators; leading full verification cycles across multiple projects
Experience with Emulation, Firmware, Post-Silicon Validation; debugging large designs on Emulation; silicon bring-up support
Expertise in chip/debug areas (Boot, CPU subsystems, Clock/Reset, PCIe, NIC, Memory subsystems)
Location & work type: Location not disclosed; full-time role
Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications. As a Design Verification Engineer, you will be part of an agile team working with the best in the industry, focused on developing novel ASIC solutions for Meta’s data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based test bench development to verification closure. Along with traditional simulation, you will use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
Responsibilities
Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification Develop functional tests based on verification test plan Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage Debug, root-cause and resolve functional failures in the design, partnering with the Design team Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry
Minimum Qualifications
Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience Track record of 'first-pass success' in ASIC development cycles 8+ years of hands-on experience in SystemVerilog/UVM methodology and/or C/C++ based verification 8+ years experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies Experience in one or more of the following areas along with functional verification-SV Assertions, Formal, Emulation Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle
Preferred Qualifications
2+ years of experience in SoC Level for CPU, GPU, or AI accelerator architectures Hands on experience with leading the full verification cycle of a SoC or a complex sub-systems to verification to closure on multiple projects, preferably on AI Accelerators Experience in supporting and partnering with Emulation, Firmware and/or Post-Silicon Validation teams Expertise in at least 2 of the following – Chip Debug, Boot, CPU Subsystems, Chip level Clock/Reset, PCIe, NIC, Memory Subsystems Familiarity with developing System level use-cases and End-to-end tests at SoC level Familiarity with debugging large design on Emulation platforms Prior experience in supporting Silicon bring-up, translating system level use-cases into specific test scenarios at SoC level