Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Meta • Austin, Texas, United States
Salary: $178,000 - $250,000 / year
Role & seniority: ASIC Design Verification Engineer, senior-level (8+ years in DV)
Stack/tools: SystemVerilog/UVM, C/C++, SV Assertions, Formal, Emulation; EDA tools; scripting (Python, TCL, Perl, Shell)
Define/execute IP/SoC verification plans; build test benches for IP/sub-system/SoC verification
Drive verification closure using metrics (test/functional/code coverage); develop functional tests
Debug, root-cause, resolve failures; collaborate with Design, Model, Emulation and Silicon validation teams; drive DV improvements
8+ years in SystemVerilog/UVM-based verification; IP/SoC level verification
Test bench development, test planning, verification closure, coverage analysis
Experience with SV Assertions, Formal, Emulation; scripting for flows; DV infrastructure design
Performance verification for CPU/GPU/AI accelerators; architecture-level test planning/closure
Compute/memory subsystem or collective verification; chiplet/packaging verification; full-chip or package-level projects
Location & work type: Location not specified; full-time role
Compensation (from listing): $178,000–$250,000/year + bonus + equity + benefits
Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications. As a Design Verification Engineer, you will be part of an agile team working with the best in the industry, focused on developing innovative ASIC solutions for Facebook’s data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based test bench development to verification closure. Along with traditional simulation, you will use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
Responsibilities
Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification Develop functional tests based on verification test plan Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage Debug, root-cause and resolve functional failures in the design, partnering with the Design team Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry
Minimum Qualifications
Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience Track record of 'first-pass success' in ASIC development cycles 8+ years of hands-on experience in SystemVerilog/UVM methodology and/or C/C++ based verification 8+ years experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies Experience in one or more of the following areas along with functional verification-SV Assertions, Formal, Emulation Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle
Preferred Qualifications
2+ years of experience in performance verification for CPU, GPU, or AI accelerator architectures Hands-on experience with architecture-level performance test planning, execution, and closure Experience with compute and/or memory subsystem and/or collective performance verification Familiarity with host and system-level concepts for performance verification Experience with chiplet-based architectures and package-level integration verification Exposure to industry-standard performance benchmarks and workload characterization Prior experience with fullchip or package-level integration projects
$178,000/year to $250,000/year + bonus + equity + benefits