
MEMS Analog Mixed Signal Verification
St • Agrate Brianza, Lombardy, Italy
Salary: 17 compa
Role & seniority
- Mixed Signal Verification Engineer, with 3–5 years of experience
Stack / tools
-
Analog custom circuit knowledge (ADC, DAC, comparators, etc.)
-
Analog, digital and mixed-signal simulation environments and tools
-
SystemVerilog, Analog SystemVerilog Assertions; Verilog-AMS
-
UPF for mixed-signal simulations; Python scripting
-
Cadence-based tools (nice-to-have); UVM, SystemVerilog methodologies (nice-to-have)
-
Communication protocols (I2C, SPI, I3C); formal top-level connectivity tools
-
Version control systems
Top 3 responsibilities
-
Define and develop verification test benches; create verification components
-
Develop test cases for simulation; debug failures; create cases for studies
-
Apply cutting-edge verification methodologies at subsystem and SoC levels
Must-have skills
-
3–5 years’ relevant experience in mixed-signal/analog verification
-
Strong knowledge of analog/mixed-signal design and verification (A/D converters, etc.)
-
Proficiency in SystemVerilog, Verilog-AMS, analog/SV assertions; debugging and bug reporting
-
Basic modeling languages (SystemVerilog-RNM, Verilog-AMS), Python scripting
-
Good communication in English and ability to collaborate across the MEMS group
Nice-to-haves
-
SystemVerilog/UVM experience; Cadence-based environments
-
Knowledge of UPF, formal tools, version control, digital logic gates
-
Familiarity with I2C/SPI/I3C protocols and mixed-signal connectivity verification
Location & work type
Location: Not specifie
Full Description
OUR STORY
At STMicroelectronics, we believe in the power of technology to drive innovation and make a positive impact on people, businesses, and society. As a global semiconductor company, our advanced technologies and chips form the hidden foundation of the world we live in today.
When you join ST, you will be part of a global business with more than 115 nationalities, present in 40 countries, and comprising over 50,000 diverse and dedicated creators and makers of technology around the world.
Developing technologies takes more than talent: it takes amazing people who understand collaboration and respect. People with passion and the desire to disrupt the status quo, drive innovation, and unlock their own potential.
Embark on a journey with us, where you can innovate for a future that we want to make smarter and greener, in a responsible and sustainable way. Our technology starts with you.
The position is aimed at Mixed Signal verification engineer with previous experience in analog on top mixed simulations of ASIC.
The preferred seniority is 3 to 5 years of experience.
The candidate will be part of Mixed verification team of MEMS sGROUP and will have the opportunity to follow all the ASIC verification process from specification definition up to final product industrialization.
The candidate responsibilities include definition and development of verification test bench, development of verification components, test case development for simulation, debugging failures and creating simulation cases for various studies. As an experienced professional, work with the cutting-edge verification methodologies on Subsystem level and SoC level.
Your Skills & Experiences
The ideal candidate has a good knowledge of Analog custom circuit (e.g., ADC, DAC, comparators, ...), Analog, digital and mixed-signal simulation environments and tools, Bugs analysis and reporting, Analog SystemVerilog Assertions.
Basic knowledge of Modeling languages such as System Verilog RNM, Verilog-AMS, Analog Model definition and implementation, Analog Model verification and validation, Coverage, Digital logic gates, Scripting languages like python, Unified Power Format (UPF) applied to mixed-signal simulations is a plus.
A plus will be considered the knowledge of SystemVerilog and UVM methodology, tools and environments for mixed-signal simulations Cadence based, Communication protocols in mixed simulations (e.g. I2C, SPI and I3C), Formal tools for top-level connectivity, Version control system.
The candidate has also soft skills such as good communication, fluently in English, team working and collaboration across all the entire MEMS sGROUP Design team.
ST is proud to be one of the 17 companies certified as a 2025 Global Top Employer and the first and only semiconductor company to achieve this distinction. ST was recognized in this ranking thanks to its continuous improvement approach and stands out particularly in the areas of ethics & integrity, purpose & values, organization & change, business strategy, and performance.
At ST, we endeavor to foster a diverse and inclusive workplace, and we do not tolerate discrimination. We aim to recruit and retain a diverse workforce that reflects the societies around us. We strive for equity in career development, career opportunities, and equal remuneration. We encourage candidates who may not meet every single requirement to apply, as we appreciate diverse perspectives and provide opportunities for growth and learning. Diversity, equity, and inclusion (DEI) is woven into our company culture.
To discover more, visit st.com/careers. Show more Show less