Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Meta • Austin, Texas, United States
Salary: $146,000 - $209,000 / year
Role & seniority: ASIC Design Verification Engineer, Infrastructure organization; mid-senior level (6+ years of relevant experience in DV).
Stack/tools: SystemVerilog/UVM (and/or C/C++ based verification); IP/SoC level verification; EDA tools; scripting in Python, TCL, Perl, Shell; experience with revision control (Mercurial, Git, SVN); familiarity with high-speed interfaces (PCIe, RoCE, Ethernet, DDR, HBM); potential exposure to Formal, Emulation, assertions.
Define/implement IP/SoC verification plans and build verification test benches; drive verification closure using defined metrics (test plan, functional and code coverage).
Develop functional tests, debug/root-cause functional failures, and collaborate with Design, Model, Emulation, and Silicon validation teams.
Drive continuous verification improvements and contribute to first-pass silicon success through cross-functional partnerships.
6+ years hands-on SystemVerilog/UVM and/or C/C++ verification experience; IP/sub-system or SoC level verification with UVM/OVM.
Proficiency with EDA tools and scripting (Python, TCL, Perl, Shell) to build verification flows.
Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications. As a Design Verification Engineer, you will be part of a agile team working with the best in the industry, focused on developing ASIC solutions for Meta’s data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based test bench development to verification closure. Along with traditional simulation, you will use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
Responsibilities
Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification Develop functional tests based on verification test plan Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage Debug, root-cause and resolve functional failures in the design, partnering with the Design team Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry
Minimum Qualifications
Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience 6+ years of hands-on experience in SystemVerilog/UVM methodology and/or C/C++ based verification 6+ years of experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments
Preferred Qualifications
Experience with revision control systems like Mercurial(Hg), Git or SVN Experience with verification of ARM/RISC-V based sub-systems or SoCs Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation Experience in development of UVM based verification environments from scratch Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle Experience with IP or integration verification of high-speed interfaces like PCIe, RoCE, Ethernet, DDR, HBM Experience with micro-architectural performance verification Experience verifying GPU/CPU designs Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs Experience working across and building relationships with cross-functional design, model and emulation teams Track record of 'first-pass success' in ASIC development cycles
$146,000/year to $209,000/year + bonus + equity + benefits