Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Meta • Austin, Texas, United States
Salary: $114,000 - $172,000 / year
Role & seniority: ASIC Design Verification Engineer (mid-level, 2+ years of experience in verification)
Stack/tools: SystemVerilog/UVM; C/C++; EDA tools; test bench development; scripting (Python, TCL, Perl, Shell); formal and emulation verification; experience with PCIe, DDR, Ethernet; ARM/RISC-V sub-systems; version control (Git, Mercurial, SVN) a plus
Define and implement block/IP/SoC verification plans; build verification test benches for block/IP/sub-system/SoC verification
Develop functional tests; drive verification closure using metrics for test plan, functional and code coverage; debug and root-cause functional failures
Collaborate with Design, Model, Emulation, Silicon validation, and full-stack teams to ensure high design quality and first-pass silicon success
Must-have skills: 2+ years SystemVerilog/UVM-based verification; 2+ years block/IP/SoC verification using SystemVerilog/UVM/OVM; experience with EDA tools and scripting (Python, TCL, Perl, Shell)
Nice-to-haves: Experience with revision control (Git, Hg, SVN); verification of data-center workloads (AI/ML, networking, video); experience building DV infrastructure and executing full verification cycles; first-pass ASIC success track record; UVM environments from scratch; verification of high-speed IP interfaces (PCIe, DDR, Ethernet); ARM/RISC-V SoCs; IP/integration verification
Location & work type: Location not specified; work type: full-time ro
Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications. As a Design Verification Engineer, you will be part of a team working with the best in the industry, focused on developing cutting-edge ASIC solutions for Meta’s data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based test bench development to verification closure. Along with traditional simulation, you will be using other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
Responsibilities
Define and implement block/IP/System on Chip (SoC) verification plans, build verification test benches to enable block/IP/sub-system/SoC level verification Develop functional tests based on verification test plan Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage Debug, root-cause and resolve functional failures in the design, partnering with the Design team Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality
Minimum Qualifications
Currently has, or is in the process of obtaining a Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience. Degree must be completed prior to joining Meta 2+ years of hands-on experience in SystemVerilog/UVM methodology or C/C++ based verification 2+ years experience in block/IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments
Preferred Qualifications
Experience with revision control systems like Mercurial(Hg), Git or SVN Experience with Design verification of Data-center applications like Video, Artificial Intelligence/Machine Learning (AI/ML) and Networking designs Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle Track record of 'first-pass success' in Application-Specific Integrated Circuit (ASIC) development cycles Experience in development of Universal Verification Methodology (UVM) based verification environments from scratch Experience with IP or integration verification of high-speed interfaces like Peripheral Component Interconnect Express (PCIe), Double Data Rate (DDR), Ethernet Experience with verification of Advanced RISC Machines/Reduced Instruction Set Computing Five (ARM/RISC-V) based sub-systems or System-on-Chip (SoCs)
$114,000/year to $172,000/year + bonus + equity + benefits