Mulya Technologies logo

Principal Design Verification Engineer - CXL / PCIe

Mulya Technologies Bengaluru, Karnataka, India

onsitefull-time
Posted Jan 23, 2026Apply by Feb 22, 2026

Role & seniority: Principal Design Verification Engineer (senior/lead level)

Stack/tools: PCIe, CXL, Ethernet-based solutions; verification in simulation; third-party Verification IPs (PCIe/CXL Gen3+); UVM test plans/sequences; assertions, cover properties; VIP abstraction layers; simulators; version control; regression systems

Top 3 responsibilities

  • Develop and execute block-level and system-level verification plans; write/test sequences and collect/close coverage

  • Collaborate with RTL designers to debug failures and refine verification processes; develop user-controlled random constraints

  • Create assertions, analyze coverage data, and build VIP abstraction layers to scale verification deployments

Must-have skills

  • 12+ years in supporting or developing complex SoC/silicon for server/storage/networking

  • Deep knowledge of PCIe and CXL protocol specifications; ability to develop/execute plans in simulation

  • Experience using Verification IPs for PCIe/CXL (Gen3+); ability to develop test plans/sequences in UVM

  • Experience writing assertions, cover properties, and analyzing coverage; independent, customer-focused work style

  • Bachelor's in Electrical or Computer Engineering (master’s preferred)

Nice-to-haves

  • Expertise in verifying Physical/Link/Transaction Layers of PCIe/CXL (EP/RC compliance)

  • Experience with buffering/queuing QoS in NOC-based SoCs; system-level performance analysis of switching fabrics

Location & work type: Beng

Full Description

Principal Design Verification Engineer - CXL / PCIe Bangalore About company Top40 Semiconductor Organization in the world Principal Design Verification Engineer - CXL/PCIe Bengaluru, India We are a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscale’s and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at Senior Design Verification Engineer We are seeking talented Design Verification Engineers with proven expertise in industry-standard protocols such as PCIe and CXL. You will play a key role in the functional verification of designs, from developing block-level and system-level verification plans to writing test sequences, executing tests, and collecting and closing coverage.

Responsibilities

  • · Develop and execute block-level and system-level verification plans.
  • · Write and execute test sequences and collect and close coverage.
  • · Collaborate with RTL designers to debug failures and refine verification processes.
  • · Utilize coding and protocol expertise to contribute to functional verification.
  • · Develop user-controlled random constraints in transaction-based verification methodologies.
  • · Write assertions, cover properties, and analyze coverage data.
  • · Create VIP abstraction layers for sequences to simplify and scale verification deployments.

Basic Qualifications

  • · Minimum of 12 years’ experience in supporting or developing complex SoC/silicon products for server, storage, and/or networking applications.
  • · Strong academic and technical background in Electrical Engineering or Computer Engineering (bachelor’s degree required, master’s preferred).
  • · Professional attitude with the ability to prioritize tasks, prepare for customer meetings, and work independently with minimal guidance.
  • · Knowledge of industry-standard simulators, revision control systems, and regression systems.
  • · Entrepreneurial, open-minded behavior and a can-do attitude, with a focus on customer satisfaction.

Required Experience

  • · Interpreting PCIe/CXL standard protocol specifications to develop and execute verification plans in simulation environments.
  • · Experience using Verification IPs from third-party vendors for PCIe/CXL, focusing on Gen3 or above.
  • · Ability to independently develop test plans and sequences in UVM to generate stimuli.
  • · Experience writing assertions, cover properties, and analyzing coverage data.
  • · Developing VIP abstraction layers for sequences to simplify and scale verification deployments.

Preferred Experience

  • · Expertise in verifying Physical Layer, Link Layer, and Transaction Layer of PCIe/CXL protocols, including compliance on PCIe/CXL EP/RC.
  • · Experience with buffering and queuing with QoS on complex NOC-based SoCs.
  • · Analyzing performance at the system level on switching fabrics.

Contact

multi-location

Cookies & analytics consent

We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.

Read how we use data in our Privacy Policy and Terms of Service.