Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Altera • Bengaluru, Karnataka, India
Role & seniority: Senior verification engineer (5+ years) in ASIC/FPGA design verification.
Stack/tools: FPGA/ASIC verification with Verilog/VHDL, SystemVerilog, UVM; SVA and formal verification; CDV/ABV; AMBA/PCIe/Ethernet familiarity; simulation tools (Synopsys VCS, Cadence Xcelium, Mentor Questa); Python/Perl/Tcl for automation.
Define verification strategy, test plans, and coverage metrics; develop constrained-random UVM environments with testbenches, drivers, monitors, scoreboards, checkers.
Create directed/random test cases, run simulations, debug failures, analyze root causes, implement fixes with designers.
Develop automation and infrastructure scripts to improve verification efficiency; participate in technical reviews.
Must-have skills: Bachelor’s/Master’s in EE/CE or related field; 5+ years ASIC/FPGA verification; strong SystemVerilog, UVM, HVL; HDL (Verilog/VHDL); SVA and formal verification; CDV/ABV; scripting in Python/Perl/Tcl; excellent debugging and cross-functional collaboration.
Nice-to-haves: Experience with AMBA (AXI/ACE/CHI/APB), PCIe, Ethernet; broader industry tool familiarity; formal property verification; performance/area constraints awareness.
Location & work type: Bengaluru, Karnataka, India; Regular full-time, Shift 1 (India).
Job Details: Job Description: Designs, develops, validates, and/or debugs software abstractions and frameworks for acceleration with FPGAs to support embedded, data center, and communication clients. Key Responsibilities Collaborate with architects and design engineers to understand IP specifications and define comprehensive verification strategies and detailed test plans. Develop robust, reusable, and constrained-random verification environments using SystemVerilog and UVM (Universal Verification Methodology). Create and implement directed and random test cases and test sequences to exercise design functionality and uncover potential bugs. Develop verification components, including drivers, monitors, scoreboards, and checkers. Utilize SystemVerilog Assertions (SVA) and formal verification methods to enhance bug detection and verify complex properties. Execute simulation regressions, debug test failures, analyze root causes, and work with designers to implement corrective measures. Define and track functional and code coverage metrics to ensure verification completeness and drive coverage closure. Develop automation scripts and infrastructure using languages like Python or Perl to improve verification efficiency and flows. Participate in technical reviews of specifications, design documents, and test plans, providing valuable input and feedback. Qualifications: Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or a related field. 5+ years of experience in ASIC or FPGA design verification. Expertise in Hardware Description Languages (HDL) like Verilog or VHDL and Hardware Verification Languages (HVL) such as SystemVerilog. Strong hands-on experience in developing UVM-based testbenches and verification components. Proficiency in modern verification methodologies, including coverage-driven verification (CDV) and assertion-based verification (ABV). Familiarity with industry-standard protocols such as AMBA (AXI, ACE, CHI, APB), PCIe, or Ethernet is a plus. Experience with simulation and debug tools (e.g., Synopsys VCS, Cadence Xcelium, Mentor Questa). Strong scripting skills in Python, Perl, or Tcl for automation and data analysis. Excellent analytical, problem-solving, and debugging skills. Strong communication skills and the ability to work effectively in a collaborative, cross-functional team environment. Job Type: Regular Shift: Shift 1 (India) Primary Location: Bengaluru, Karnataka, India Additional Locations: Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance. About Altera Altera: Accelerating Innovators Altera provides leadership programmable solutions that are easy-to-use and deploy in applications from cloud to edge, offering limitless AI possibilities. Our end-to-end broad portfolio of products including FPGAs, CPLDs, Intellectual Property, development tools, System on Modules, SmartNICs and IPUs provide the flexibility to accelerate innovation. Altera is helping to shape the future through pioneering innovation that unlocks extraordinary possibilities for everyone on the planet. Don't see the dream job you are looking for? Click "Get Started" below to drop off your contact information and resume and we will reach out to you if we find the perfect fit.