Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Altera • Bengaluru, Karnataka, India
Role & seniority: Senior Design Verification Engineer / Lead (FPGA IP team)
Stack/tools: SystemVerilog, UVM, ABV, co-simulation; EDA tools; programming languages C/C++/Python/Shell/TCL; FPGA/verification environments; experience with formal, emulation, and ASIC/FPGA-based flows
Design, develop, and execute a scalable verification strategy and methodology; deliver first-pass silicon success
Build advanced testbenches, checkers, VIPs, and models; own multiple verification blocks; drive functional signoffs and performance/power targets
Collaborate with architecture, design, and software teams; lead IP delivery to customers; mentor engineers and establish best practices
10+ years in design verification; strong DV methods (simulation-based), UVM/ABV, co-simulation
Proficiency in SystemVerilog, SystemVerilog/UVM coding; scripting (Python/Shell/TCL); C/C++
Excellent communication/organization; track record of on-time, high-quality silicon
Formal verification, emulation, or FPGA-based verification experience
Ethernet and/or PCIe protocol experience
Knowledge of FPGA design flow
Location & work type: Bengaluru, Karnataka, India; Regular shift (Shift 1) in India
Job Details: Job Description: Altera is seeking a highly technical Senior Design Verification Engineer/Lead for the FPGA IP team. The focus of this role is to plan, build, and execute the verification of new and existing features of Altera's FPGA Interface IPs, resulting in no bugs in the final design. This role requires exceptional technical depth across advanced DV methodologies and tools, combined with strong expertise in interconnect/serial protocols like Ethernet and PCIe. Responsibilities: Design, develop, and deliver a comprehensive verification strategy and methodology that scales seamlessly for generation of products. Design and implement advanced verification environments, tools, and test-plans enabling first-pass silicon success; develop sophisticated testbenches, checkers, VIPs, and complex behavioral models. Collaborate closely with architecture, design, and software teams from initial product definition and specification reviews through implementation, bring up, and productization phases; balance complexity and ensure timely, high-quality execution. Drive ownership of multiple critical blocks and verification components; take full responsibility for functional signoffs and achievement of performance and power metrics. Lead IP delivery to multiple customers while ensuring technical excellence; balance competing requirements, schedules, and resource across teams. Champion innovation across simulation, formal, and accelerated verification methodologies; develop and evaluate new ML-based flows. Mentor and develop verification engineers; establish verification best practices and drive organizational technical excellence. Qualifications: B.Tech/M.Tech in Electronics Engineering or related field 10+ years of relevant experience in design verification. Strong background in simulation-based verification methodologies including UVM, ABV, and co-simulation; proficiency in System Verilog HDL and industry-standard EDA tools. Advanced hands-on coding proficiency across System Verilog/UVM, software programming languages (C/C++/), Scripting (Shell/Python/TCL). Excellent communication and organizational skills with a proven track record of delivering on-time, high-quality silicon and establishing technical standards. Preferred Qualifications: Demonstrated experience with formal verification techniques, emulation or FPGA based Verification. Experience in Ethernet and/or PCIe protocols. Knowledge of FPGA design flow. Job Type: Regular Shift: Shift 1 (India) Primary Location: Bengaluru, Karnataka, India Additional Locations: Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance. About Altera Altera: Accelerating Innovators Altera provides leadership programmable solutions that are easy-to-use and deploy in applications from cloud to edge, offering limitless AI possibilities. Our end-to-end broad portfolio of products including FPGAs, CPLDs, Intellectual Property, development tools, System on Modules, SmartNICs and IPUs provide the flexibility to accelerate innovation. Altera is helping to shape the future through pioneering innovation that unlocks extraordinary possibilities for everyone on the planet. Don't see the dream job you are looking for? Click "Get Started" below to drop off your contact information and resume and we will reach out to you if we find the perfect fit.