Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Apple • California, United States
Role & seniority: Design Verification Engineer (mid-level; BS + ~3 years experience or equivalent)
Stack/tools: SystemVerilog, UVM, OOP; verification methodologies; simulators, waveform viewer; build/run automation; coverage tooling; UPF/power-aware verification; scripting (Python/Perl/TCL); IP/SoC bring-up and DV environment development; potential use of LLMs
Establish DV methodology, develop test plans, and build scalable, portable verification environments
Create stimulus, checkers, assertions, trackers; write tests; debug failures; drive coverage and DV progress
Sign-off readiness for RTL freeze and tape-out; plan and execute block/IP/SoC level test-benches; enable regression for all features
Must-have skills: BS degree (or technical-equivalent) with ~3 years of proven DV experience; strong SystemVerilog/OOP/UVM; ability to develop scalable test-benches; experience with simulators, waveform viewers, coverage, and build/run automation; scripting ability; knowledge of UPF or power-aware verification; ability to break designs
Nice-to-haves: Experience with LLMs for efficiency/quality; formal verification; emulation; experience with PCIe/USB, DDR or other protocols; gate-level simulations; broader verification methodologies
Location & work type: Location not specified; full-time roles; on-site/remote options not defined
At Apple, we work every single day to craft products that enrich people’s lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer! As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple’s customers daily. This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification
including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.
DESCRIPTION
In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. A mindset to break the design is highly desirable. Furthermore, you will learn to develop verification plans for all features under your care, implement verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage. You will also be expected to make use of LLM and related technologies to achieve efficient execution and improved quality.
MINIMUM QUALIFICATIONS
BS degree in technical subject area with minimum 3 years of proven experience or equivalent
PREFERRED QUALIFICATIONS
Strong knowledge of OOP, SystemVerilog and UVM Strong knowledge in developing scalable and portable test-benches Proven experience with verification methodologies and tools such as simulators, waveform viewer, build and run automation, coverage collection, gate level simulations Some working experience using LLMs for efficiency and quality Experience with power-aware (UPF) or similar verification methodology Knowledge of one of the scripting languages such as Python, Perl, TCL Some experience with serial protocols such as PCIe or USB, parallel protocol such as DDR is a plus but not required Knowledge of formal verification methodology is a plus but not required Knowledge of emulation for verification technologies is a plus but not required