Cookies & analytics consent
We serve candidates globally, so we only activate Google Tag Manager and other analytics after you opt in. This keeps us aligned with GDPR/UK DPA, ePrivacy, LGPD, and similar rules. Essential features still run without analytics cookies.
Read how we use data in our Privacy Policy and Terms of Service.
🤖 15+ AI Agents working for you. Find jobs, score and update resumes, cover letter, interview questions, missing keywords, and lots more.

Intel Corporation • Bengaluru, Karnataka, India
Role & seniority: Turbo IP (TIP) Verification Technical Lead; senior/lead level responsible for verification strategy and execution across global teams.
Stack/tools: IP/subsystem verification; UVM/SystemVerilog; formal verification; emulation; coverage-driven verification; constrained-random stimulus; regression infrastructure; simulation tools (VCS, Questa, Xcelium); scripting (Python, Perl, TCL); AI/ML-assisted verification and automation.
Define and drive verification strategy, test plans, coverage metrics, and sign-off criteria; manage milestones.
Lead, mentor, and scale a team of verification engineers; provide technical guidance and career development.
Oversee development of UVM testbenches, formal verification, emulation, and automation; collaborate with design, architecture, firmware, validation; optimize product quality.
15+ years total, 10+ years in ASIC/IP verification.
Deep expertise in IP/subsystem verification; SystemVerilog/UVM; formal verification; emulation; coverage-driven flows.
Experience with VCS/Questa/Xcelium; scripting (Python/Perl/TCL); strong problem-solving and stakeholder management.
Experience applying AI/ML to verification (coverage analysis, bug triage, productivity).
Exposure to FPGA prototyping; AI/ML-driven verification approaches; developing automation scripts and new verification technologies.
Location & work type: Bangalore, India; Shi
Job Details: Job Description: As the Turbo IP (TIP) Verification technical Lead, you will own and drive the verification strategy and execution for IP. This role requires deep technical expertise, leadership skills, and the ability to manage complex verification projects across global teams. You will collaborate with architecture, design, firmware, and validation teams to ensure first-pass success and high-quality deliverables. Responsibilities • Develop detailed test plans, coverage strategies, and verification metrics • Drive adoption of best practices and continuous improvement in verification flows • Lead and mentor a team of verification engineers, providing technical guidance and career development • Oversee development of UVM-based testbenches, constrained-random stimulus, and coverage closure • Manage regression infrastructure and ensure timely milestone completion • Work closely with design, architecture, and post-silicon teams to resolve issues and optimize product quality • Partner with cross-functional teams to ensure seamless integration and verification sign-off • Champion adoption of formal verification, emulation, and automation techniques • Explore AI/ML-driven solutions for coverage analysis, bug triage, and productivity improvements • Ensure compliance with industry-standard verification practices and maintain high-quality standards • Collaborate with architects, design, firmware, and validation teams to define verification requirements and close coverage • Drive continuous improvement in verification methodologies, automation, and quality metrics • Demonstrate innovation in verification processes, including AI/ML-driven verification or developing custom automation scripts • Evaluate new verification technologies and incorporate them to continuously improve efficiency and effectiveness • Foster a culture of innovation, accountability, and technical excellence within the team Qualifications: • 15+ Years of total experience and minimum 10+ years of experience in ASIC/IP verification • Deep expertise in IP and subsystem-level verification, including UVM/System Verilog, formal verification, and emulation • Strong proficiency in System-Verilog, UVM, and advanced verification methodologies • Hands-on experience with simulation tools such as VCS, Questa, or Xcelium and coverage-driven verification • Deep understanding of high-performance IP architectures (Turbo IP or similar) • Proven ability to lead and scale verification teams for complex projects• Excellent problem-solving, debugging, and analytical skills • Strong communication and stakeholder management capabilities • Exposure to formal verification, emulation platforms, and FPGA prototyping • Familiarity with scripting languages such as Python, Perl, or TCL for automation • Experience leveraging AI/ML for verification productivity is a plus Academic Qualifications: Bachelor's or Master's degree in Electrical/Electronics Engineering, Computer Engineering, or related field (Master's preferred) Job Type: Experienced Hire Shift: Shift 1 (India) Primary Location: India, Bangalore Additional Locations: Business group: At the Data Center Group (DCG), we're committed to delivering exceptional products and delighting our customers. We offer both broad-market Xeon-based solutions and custom x86-based products, ensuring tailored innovation for diverse needs across general-purpose compute, web services, HPC, and AI-accelerated systems. Our charter encompasses defining business strategy and roadmaps, product management, developing ecosystems and business opportunities, delivering strong financial performance, and reinvigorating x86 leadership. Join us as we transform the data center segment through workload driven leadership products and close collaboration with our partners. Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance. Position of Trust N/A Work Model for this Role This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change. * ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter. Intel’s official careers website. Find your next job and take on projects that shape tomorrow’s technology. Benefits Internships Life at Intel Locations Recruitment Process Discover your place in our world-changing work.